Computer System Architecture – 1<sup>st</sup> semester/2021 Computer Engineering, Chulalongkorn University https://github.com/NewGamezzz/CacheSim

Instructor: Krerk Piromsopa, Ph.D.

## Assignment II – Cache Design

Please design an experiment (using the cache simulator) for studying the factors that affect the performance of cache accesses. We will address traces from gcc\_ld\_trace.txt or go\_ld\_trace.txt as benchmarks. Please fill your results and plot graph of each table. In particular, what does the results suggest about the design of cache.

a. Block Size Tradeoff on direct mapped cache (Miss Rote)

|                    |                      | Direct mapped   |         |         |  |  |
|--------------------|----------------------|-----------------|---------|---------|--|--|
| Block Size (Bytes) |                      | Cache Size (KB) |         |         |  |  |
|                    | 4                    | 8               | 16      | 32      |  |  |
| 4                  | 16. 52 %             | 11, 24 %        | 7.50 /  | 5, 25 % |  |  |
| 8                  | <del>(7</del> , 39 % | 11, 69 %        | 7.67%   | 5.21 %  |  |  |
| 16                 | 16.13 %              | 10. 49 %        | 6, 99 % | 4.66 %  |  |  |
| 32                 | 15, 62 %             | 10· 33 %.       | 6.63 %  | 4.41%   |  |  |

1.) Miss rate from block size 4 to 8 of every cache size is increased. However, after block size 8, if block size or cache size is increased,

b. N-way associative cache with replacement algorithms: Least recently used (LRU), and wish rate will Round Robin (RR). 32 Block size (Bytes) [Fix Block Size: 32 7

|                 |         |         |          | Associativity |
|-----------------|---------|---------|----------|---------------|
| Cache Size (KB) | Two-way |         | Four-way |               |
|                 | LRU     | RR      | LRU      | RR            |
| 1               | 24.62 % | 25.74 % | 22.77 %  | 24 59 %.      |
| 4               | 11.30 % | 12 16 % | 9.68 %   | 10.95 %       |
| 8               | 7.38 %  | 8.00%   | 6.16 %   | 6.99 %        |
| 32              | 2. 26 % | 2.47 %  | 1.77%    | 2,07 %        |
| 512             | 0 38 7  | 0.39 %  | 0.37 /.  | 0.37 %        |
| 1024            | 0.37 %  | 0.37 %  | 0.37 %   | 0.37 %        |

Note that simulation code and traces can be downloaded from

https://www.cp.eng.chula.ac.th/~krerk/books/Computer%20Architecture/CacheSim





